$40.257 - $68.015 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
Contact NowFPGAKey Technical Documents
Download DatasheetThe XC6SLX45T-3FGG484C provides leading system integration capabilities with the lowest total cost for high-volume applications. The thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous Spartan families, and faster, more comprehensive connectivity. The XC6SLX45T-3FGG484C built on a mature 45 nm low-power copper process technology that delivers the optimal balance of cost, power, and performance, These include 18 Kb (2 x 9 Kb) block RAMs, second generation DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO technology, poweroptimized high-speed serial transceiver blocks, PCI Express compatible Endpoint blocks, advanced system-level power management modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a lowcost programmable alternative to custom ASIC products with unprecedented ease of use. The XC6SLX45T-3FGG484C FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable designers to focus on innovation as soon as their development cycle begins.
The Xilinx FPGAs series XC6SLX45T-3FGG484C is Field Programmable Gate Array, 3411 CLBs, 862MHz, 43661-Cell, CMOS, PBGA484, 23 X 23MM, 1MM PITCH, LEAD FREE, FBGA-484, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at FPGAkey.com, and you can also search for other FPGAs products.Spartan-6 Family:
• Spartan-6 LX FPGA: Logic optimized
• Spartan-6 LXT FPGA: High-speed serial connectivity
Designed for low cost
• Multiple efficient integrated blocks
• Optimized selection of I/O standards
• Staggered pads
• High-volume plastic wire-bonded packages
• Low static and dynamic power
• 45 nm process optimized for cost and low power
• Hibernate power-down mode for zero power
• Suspend mode maintains state and configuration with multi-pin wake-up, control enhancement
• Lower-power 1.0V core voltage (LX FPGAs, -1L only)
• High performance 1.2V core voltage (LX and LXT FPGAs, -2, -3, and -3N speed grades)
Multi-voltage, multi-standard SelectIO interface banks
• Up to 1,080 Mb/s data transfer rate per differential I/O
• Selectable output drive, up to 24 mA per pin
• 3.3V to 1.2V I/O standards and protocols
• Low-cost HSTL and SSTL memory interfaces
• Hot swap compliance
• Adjustable I/O slew rates to improve signal integrity
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
Specification | Value |
---|---|
Product Lifecycle Status | Active |
Mounting Style | Surface Mount |
Case/Package | 484-BBGA |
RoHS | Compliant |
Lead-Free Status | Lead Free |
HK STC License | NLR |
60+ $108.0263
120+ $106.6234
180+ $105.2564
300+ $103.9240
600+ $101.3580
1500+ $98.9157
3000+ $96.5882
1+ $134.7837
1+ $132.171
1+ $91.9800
1+ $120.6900
Support