$20.21 - $31 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
FPGAKey Technical Documents
Download DatasheetThe CoolRunner-II 128 macrocell CPLD is I/O compatible with various JEDEC I/O standards (see Table 1). This XC2C256-7TQG144 device is also 1.5V I/O compatible with the use of Schmitt-trigger inputs. The XC2C256-7TQG144 device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved
This XC2C256-7TQG144 device consists of eight Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.
Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins.
Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis.
A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the XC2C256-7TQG144 device.
Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies.
The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature
DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.
By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching.
Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the XC2C256-7TQG144 device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.
• Optimized for 1.8V systems
- As fast as 5.7 ns pin-to-pin delays
- As low as 13 μA quiescent current
• Industry’s best 0.18 micron CMOS CPLD
- Optimized architecture for effective logic synthesis. Refer to the CoolRunner-II family data sheet for architecture description.
- Multi-voltage I/O operation — 1.5V to 3.3V
• Available in multiple package options
- 100-pin VQFP with 80 user I/O
- 144-pin TQFP with 118 user I/O
- 132-ball CP (0.5mm) BGA with 106 user I/O
- 208-pin PQFP with 173 user I/O
- 256-ball FT (1.0mm) BGA with 184 user I/O
- Pb-free available for all packages
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
60+ $24.2794
120+ $23.9578
240+ $23.6363
360+ $23.3147
480+ $22.9931
600+ $22.6715
6000+ $22.3499
60+ $29.1516
120+ $28.7655
240+ $28.3793
360+ $27.9932
480+ $27.6071
600+ $27.221
6000+ $26.8349
1+ $25.7864
25+ $24.7002
100+ $24.5435
1+ $30.9233
25+ $29.6521
100+ $29.4687
1+ $20.8894
25+ $20.4374
1+ $20.6568
25+ $20.2098
1+ $25.6200
25+ $25.1200
120+ $25.1000
1+ $30.7200
25+ $30.1600
120+ $30.1400
1+ $25.4000
1+ $27.6900
Support