$9.493 - $14 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
Contact NowFPGAKey Technical Documents
Download DatasheetThe XC2C128-10VQ100C device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved
This XC2C128-10VQ100C device consists of eight Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.
Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins.
Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis.
A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device.
Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies.
The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature
DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.
By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching.
Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the XC2C128-10VQ100C device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.
• Endurance of 20,000 Program/Erase Cycles
• Operation over Full Industrial Temperature Range (–40°C to +85°C)
• IEEE Standard 1149.1/1532 Boundary-Scan (JTAG) Support for Programming, Prototyping, and Testing
• JTAG Command Initiation of Standard FPGA Configuration
• In-System Programmable PROMs for Configuration of Xilinx FPGAs
• Low-Power Advanced CMOS NOR Flash Process
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
360+ $12.9924
720+ $12.8203
1440+ $12.6482
2160+ $12.4761
2880+ $12.3041
3600+ $12.132
36000+ $11.9599
180+ $12.3427
360+ $12.1793
540+ $12.0158
900+ $11.8523
1800+ $11.6888
9000+ $11.5253
18000+ $11.3619
90+ $10.3126
180+ $10.176
360+ $10.0395
540+ $9.9029
720+ $9.7663
900+ $9.6297
9000+ $9.4931
360+ $12.9924
720+ $12.8203
1440+ $12.6482
2160+ $12.4761
2880+ $12.3041
3600+ $12.132
36000+ $11.9599
1+ $13.8255
25+ $13.2256
100+ $13.1337
1+ $13.1108
25+ $12.5614
100+ $12.477
1+ $10.9287
25+ $10.4479
100+ $10.4248
1+ $13.8255
25+ $13.2256
100+ $13.1337
1+ $9.9118
25+ $9.7362
100+ $9.7255
1+ $11.4500
25+ $11.2000
1+ $13.0200
25+ $12.7700
90+ $12.7500
1+ $10.8600
25+ $10.6700
90+ $10.6500
1+ $11.4500
25+ $11.2000
1+ $11.7400
1+ $9.7900
Support