This website uses cookies. By using this site, you consent to the use of cookies. For more information, please take a look at our Privacy Policy.
Home > FPGA Familis > CoolRunner-II CPLD > XC2C128-10VQ100C
XC2C128-10VQ100C

Images are for reference only.

XC2C128-10VQ100C

Get Latest Price >

$9.493 - $14 | 1 Pieces(Min. Order)

Manufacturer:
Xilinx
Package/Case:
QFP
RoHS:
-
Lifecycle:
-
Stock Resource:
Factory Excess Stock / Franchised Distributor
Product Categories:
CoolRunner-II CPLD
Description:
CoolRunner-II CPLD Family
Do you want to buy more and get a better price for XC2C128-10VQ100C? Please fill in the short form below:
quantity
email
contact
company
content

XC2C128-10VQ100C FPGAs Overview

The XC2C128-10VQ100C device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved

This XC2C128-10VQ100C device consists of eight Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.

Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins.

Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis.

A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device.

Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies.

The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature

DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.

By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching.

Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the XC2C128-10VQ100C device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.

Features

• Endurance of 20,000 Program/Erase Cycles

• Operation over Full Industrial Temperature Range (–40°C to +85°C)

• IEEE Standard 1149.1/1532 Boundary-Scan (JTAG) Support for Programming, Prototyping, and Testing

• JTAG Command Initiation of Standard FPGA Configuration

• In-System Programmable PROMs for Configuration of Xilinx FPGAs

• Low-Power Advanced CMOS NOR Flash Process

FAQ

  • Q: Does the price of XC2C128-10VQ100C devices fluctuate frequently?
  • The FPGAkey search engine monitors the XC2C128-10VQ100C inventory quantity and price of global electronic component suppliers in real time, and regularly records historical price data. You can view the historical price trends of electronic components to provide a basis for your purchasing decisions.
  • Q: Do I have to sign up on the website to make an inquiry for XC2C128-10VQ100C?
  • No, only submit the quantity, email address and other contact information required for the inquiry of XC2C128-10VQ100C, but you need to sign up for the post comments and resource downloads.
  • Q: How can I obtain software development tools related to the Xilinx FPGA platform?
  • In FPGA/CPLD design tools, Xilinx's Vivado Design Suite is easy to use, it is very user-friendly in synthesis and implementation, and it is easier to use than ISE design tools; The specific choice depends on personal habits and functional requirements to specifically select a more suitable match. You can search and download through the FPGA resource channel.
  • Q: Where can I purchase Xilinx XC2C128 Development Boards, Evaluation Boards, or CoolRunner-II CPLD Starter Kit? also provide technical information?
  • FPGAkey does not provide development board purchase services for the time being, but customers often consult about ZedBoard, Basys 3 board, TinyFPGA BX, Nexys4-DDR, Terasic DE10-Nano, Digilent Arty S7, etc. If you need relevant technical information, you can submit feedback information, our technicians will contact you soon.
  • Q: How to obtain XC2C128-10VQ100C technical support documents?
  • Enter the "XC2C128-10VQ100C" keyword in the search box of the website, or find these through the Download Channel or FPGA Forum .
  • Q: What should I do if I did not receive the technical support for XC2C12810VQ100C in time?
  • Depending on the time difference between your location and our location, it may take several hours for us to reply, please be patient, our FPGA technical engineer will help you with the XC2C128-10VQ100C pinout information, replacement, datasheet in pdf, programming tools, starter kit, etc.

Application Field

  • AI

    Artificial Intelligence

  • 5G Technology

    5G Technology

  • Cloud Computing

    Cloud Computing

  • Consumer Electronics

    Consumer Electronics

  • Wireless

    Wireless Technology

  • Industrial Control

    Industrial Control

  • Internet of Things

    Internet of Things

  • Medical Equipment

    Medical Equipment

Technical Documents

  • XC2C128 Technical Support PDF Datasheet Overview Download>>

XC2C128-10VQ100C PDF Preview

XC2C128-10VQ100C Tags

  • Xilinx XC2C128
  • XC2C128 development board
  • CoolRunner-II CPLD evaluation kit
  • Xilinx CoolRunner-II CPLD development board
  • CoolRunner-II CPLD starter kit
  • CoolRunner-II CPLD XC2C128
  • XC2C128 reference design
  • XC2C128 evaluation board
  • XC2C128-10VQ100C Datasheet PDF

Other Authorized Distributors (Fpgakey will provide Competitive price from all franchised resource.)

  • DISTRIBUTOR
  • PART NUMBER
  • MANUFACTURER
  • DESCRIPTION
  • STOCK
  • PRICE
  • BUY
  • avnet
  • XC2C128-10CPG132C
  • Xilinx
  • CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 132-Pin CS-BGA (Alt: XC2C128-7CPG132C)
  • 205
  • 360+ $12.9924
    720+ $12.8203
    1440+ $12.6482
    2160+ $12.4761
    2880+ $12.3041
    3600+ $12.132
    36000+ $11.9599

  • avnet
  • XC2C128-10VQ100I
  • Xilinx
  • CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 100-Pin VTQFP (Alt: XC2C128-7VQ100I)RoHS: Not Compliant
  • 24
  • 180+ $12.3427
    360+ $12.1793
    540+ $12.0158
    900+ $11.8523
    1800+ $11.6888
    9000+ $11.5253
    18000+ $11.3619

  • avnet
  • XC2C128-10VQG100C
  • Xilinx
  • CPLD XC2C128 3000 Gates 128 Macro Cells 1.8V 100-Pin TQFP (Alt: XC2C128-7VQG100C)
  • 0
  • 90+ $10.3126
    180+ $10.176
    360+ $10.0395
    540+ $9.9029
    720+ $9.7663
    900+ $9.6297
    9000+ $9.4931

  • avnet
  • XC2C128-15CPG132C
  • Xilinx
  • CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 132-Pin CS-BGA (Alt: XC2C128-7CPG132C)
  • 205
  • 360+ $12.9924
    720+ $12.8203
    1440+ $12.6482
    2160+ $12.4761
    2880+ $12.3041
    3600+ $12.132
    36000+ $11.9599

  • digikey
  • XC2C128-10CPG132C
  • Xilinx
  • IC CPLD 128MC 7NS 132BGA
  • 96
  • 1+ $13.8255
    25+ $13.2256
    100+ $13.1337

  • digikey
  • XC2C128-10VQ100I
  • Xilinx
  • IC CPLD 128MC 7NS 100VQFP
  • 160
  • 1+ $13.1108
    25+ $12.5614
    100+ $12.477

  • digikey
  • XC2C128-10VQG100C
  • Xilinx
  • IC CPLD 128MC 7NS 100VQFP
  • 1190
  • 1+ $10.9287
    25+ $10.4479
    100+ $10.4248

  • digikey
  • XC2C128-15CPG132C
  • Xilinx
  • IC CPLD 128MC 7NS 132BGA
  • 96
  • 1+ $13.8255
    25+ $13.2256
    100+ $13.1337

  • element14
  • XC2C128-10VQG100C
  • Xilinx
  • , CPLD, 7NS, 152MHZ, VTQFP-100RoHS: Compliant Min Qty: 1 Container: Each
  • 98
  • 1+ $9.9118
    25+ $9.7362
    100+ $9.7255

  • mouser
  • XC2C128-10CPG132C
  • Xilinx
  • CPLD - Complex Programmable Logic Devices XC2C128-7CPG132CRoHS: Compliant
  • 598
  • 1+ $11.4500
    25+ $11.2000

  • mouser
  • XC2C128-10VQ100I
  • Xilinx
  • CPLD - Complex Programmable Logic Devices XC2C128-7VQ100I
  • 174
  • 1+ $13.0200
    25+ $12.7700
    90+ $12.7500

  • mouser
  • XC2C128-10VQG100C
  • Xilinx
  • CPLD - Complex Programmable Logic Devices XC2C128-7VQG100CRoHS: Compliant
  • 11178
  • 1+ $10.8600
    25+ $10.6700
    90+ $10.6500

  • mouser
  • XC2C128-15CPG132C
  • Xilinx
  • CPLD - Complex Programmable Logic Devices XC2C128-7CPG132CRoHS: Compliant
  • 598
  • 1+ $11.4500
    25+ $11.2000

  • newark
  • XC2C128-10VQ100I
  • Xilinx
  • XC2C128-7VQ100I ROHS COMPLIANT: NO Min Qty: 90 Container: Bulk
  • 0
  • 1+ $11.7400

  • newark
  • XC2C128-10VQG100C
  • Xilinx
  • CPLD, 7NS, 152MHZ, VTQFP-100, CPLD Type:-, No. of Macrocells:128, No. of I/O s:80I/O s, Logic Case Style:TQFP, No. of Pins:100Pins, Frequency:152MHz, Supply Voltage Min:1.7V, Supply Voltage Max:1.9V, Propagation Delay:7ns, Global RoHS Compliant: Yes Min Qty: 1 Container: Bulk
  • 98
  • 1+ $9.7900

Need Help?

Support

If you have any questions about the product and related issues, Please contact us.