FONT SIZE : AAA
Introduction
The area of design optimization is where the performance of a design can be made drastically better than an initial naive implementation. Before discussing details of how to make the designs optimal for the individual goals of speed, area and power (the “big three” for design optimization generally in digital design and particularly for FPGAs), it is useful to discuss some principles of what happens when we synthesize a function into hardware.
There are two main areas for optimization of the design when working with FPGAs. The first is in the optimization of the RTL code, which is leading to an optimal description of the design hardware in terms of logic expressions. The second key area is in the basic logic minimization prior to the mapping of low level functions to the individual technology gates.
Manufacturer:Xilinx
Product Categories:
Lifecycle:Obsolete -
RoHS: No RoHS
Manufacturer:Xilinx
Product Categories: FPGAs (Field Programmable Gate Array)
Lifecycle:Obsolete -
RoHS:
Manufacturer:Xilinx
Product Categories:
Lifecycle:Obsolete -
RoHS:
Manufacturer:Xilinx
Product Categories: FPGAs
Lifecycle:Active Active
RoHS:
Manufacturer:Xilinx
Product Categories:
Lifecycle:Active Active
RoHS:
Support