This website uses cookies. By using this site, you consent to the use of cookies. For more information, please take a look at our Privacy Policy.
Home > FPGA Technical Tutorials > FPGA-Based Prototyping Methodology > Partitioning and reconnecting

TABLE OF CONTENTS

Xilinx FPGA FPGA Forum

Partitioning and reconnecting

FONT SIZE : AAA

After following the guidelines in chapter 7, our design will be ready for FPGA, or should we say, ready for one FPGA. What if our design does not fit into a single FPGA? This chapter explains how to partition the FPGA-targeted part of our SoC design between multiple FPGAs. Partitioning can be done either automatically or by using interactive, manual methods and we shall consider both during this chapter. We shall also explain the companion task of reconnecting the signals between the FPGAs on the board to match the functionality of the original nonpartitioned design.

  • XC4VLX100-12FF1513C

    Manufacturer:Xilinx

  • FPGA Virtex-4 LX Family 110592 Cells 90nm Technology 1.2V 1513-Pin FCBGA
  • Product Categories: FPGAs (Field Programmable Gate Array)

    Lifecycle:Active Active

    RoHS: No RoHS

  • XC4013E-3HQ208C

    Manufacturer:Xilinx

  • FPGA XC4000E Family 13K Gates 1368 Cells 0.35um Technology 5V 208-Pin HSPQFP EP
  • Product Categories: FPGAs

    Lifecycle:Obsolete -

    RoHS: No RoHS

  • XC3030A-7PC44BKJ

    Manufacturer:Xilinx

  • Xilinx PLCC-44
  • Product Categories:

    Lifecycle:Any -

    RoHS: -

  • XCR3064XL-6PC44C

    Manufacturer:Xilinx

  • CPLD CoolRunner XPLA3 Family 1.5K Gates 64 Macro Cells 192MHz 0.35um Technology 3.3V 44-Pin PLCC
  • Product Categories: Programmable logic array

    Lifecycle:Obsolete -

    RoHS: No RoHS

  • XCR3064XL-7CPG56I

    Manufacturer:Xilinx

  • CPLD CoolRunner XPLA3 Family 1.5K Gates 64 Macro Cells 119MHz 0.35um Technology 3.3V 56-Pin CSBGA
  • Product Categories: CPLDs

    Lifecycle:Active Active

    RoHS:

Need Help?

Support

If you have any questions about the product and related issues, Please contact us.