This website uses cookies. By using this site, you consent to the use of cookies. For more information, please take a look at our Privacy Policy.
Home > FPGA Familis > FPGA ORCA Series 4 Family > ORSO42G5-2BMN484C
ORSO42G5-2BMN484C

Images are for reference only.

ORSO42G5-2BMN484C

Get Latest Price >

$1.74 - $6585 | 1 Pieces(Min. Order)

Manufacturer:
Lattice
Package/Case:
PBGAM-484
RoHS:
Lifecycle:
Obsolete
Stock Resource:
Factory Excess Stock / Franchised Distributor
Product Categories:
Programmable Logic ICs
Description:
FPGA ORCA Series 4 Family 643K Gates 10368 Cells 0.16um Technology 3.3V 484-Pin PBGAM
Do you want to buy more and get a better price for ORSO42G5-2BMN484C? Please fill in the short form below:
quantity
email
contact
company
content

ORSO42G5-2BMN484C FPGAs Overview

The ORSO42G5-2BMN484C and ORSO82G5 support a clockless high-speed interface for interdevice communication on a board or across a backplane. The built-in clock recovery of the ORSO42G5-2BMN484C and ORSO82G5 allows higher system performance, easier-to-design clock domains in a multiboard system and fewer signals on the backplane. Network designers will benefifit from using the backplane transceiver as a network termination device. Sister devices, the ORT42G5 and the ORT82G5, support 8b/10b encoding/decoding and link state machines for 10 Gbit Ethernet (XAUI) and Fibre Channel. The ORSO42G5-2BMN484C and ORSO82G5 perform SONET data scrambling/descrambling, streamlined SONET framing, limited Transport OverHead (TOH) handling, plus the programmable logic to terminate the network into proprietary systems. The cell processing feature in the ORSO42G5-2BMN484C and ORSO82G5 makes them ideal for interfacing devices with any proprietary data format across a high-speed backplane. For non-SONET applications, all SONET functionality is hidden from the user and no prior networking knowledge is required. The ORSO42G5-2BMN484C and ORSO82G5 are completely pin-compatible with the ORT42G5 and ORT82G5 devices.
The Lattice Programmable Logic ICs series ORSO42G5-2BMN484C is FPGA - Field Programmable Gate Array 10368 LUT 204 I/O, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at FPGAkey.com, and you can also search for other FPGAs products.

Features

• High-speed SERDES programmable serial data rates of 0.6 Gbps to 2.7 Gbps.
• Asynchronous operation per receive channel (separate PLL per channel).
• Transmit pre-emphasis (programmable) for improved receive data eye opening.
• Provides a 10 Gbps backplane interface to switch fabric using four work and, with the ORSO82G5, four protect 2.5 Gbit/s links. Also supports port cards at rates between 0.6 Gbps and 2.7 Gbps.
• Allows wide range of applications for SONET network termination, as well as generic data moving for high-speed backplane data transfer.
• No knowledge of SONET/SDH needed in generic applications. Simply supply data (75 MHz-168.75 MHz clock) and at least a single frame pulse.
• High-Speed Interface (HSI) function for clock/data recovery serial backplane data transfer without external clocks.
• Four- or eight-channel HSI functions provide 2.7 Gbps serial user data interface per channel for a total chip bandwidth of >10Gbps or >20 Gbps (full duplex).
• SERDES has low-power CML buffers and support for 1.5V/1.8V I/Os.
• SERDES HSI automatically recovers from loss-of-clock once its reference clock returns to normal operating state.
• Powerdown option of SERDES HSI receiver and/or transmitter on a per-channel basis.
• Ability to mix half-rate and full-rate between the channels with the same reference clock.
• Ability to confifigure each SERDES block independently with its own reference clock.
• STS-48 framing in SONET mode.
• Programmable enable of SONET scrambler/descrambler, A1/A2 insertion and B1 generation and checking.
• Insertion and checking of link assignment values to facilitate interconnection and debugging of backplanes.
• Optional AIS-L insertion during loss-of-frame.
• Optional RDI-L insertion to indicate remote far-end defects for maintenance capabilities.
• SPE signal marks payload bytes in SONET mode.
• Frame alignment across multiple ORSO42G5 and ORSO82G5 devices for work/protect switching at STS-
768/STM-256 and above rates.
• Supports transparent mode where Transport OverHead (TOH) bytes are user-generated in the FPGA.
• Supports two modes of in-band management and confifiguration with TOH byte extraction/insertion by the Embedded core. A1/A2 and B1 insertion can be independently enabled.
– AUTO_SOH where the embedded core inserts the A1/A2 framing bytes, performs the B1 calculation and inserts the B1 byte. All other bytes are passed through unchanged from the FPGA logic as in transparent mode.
– AUTO_TOH where all of the overhead bytes are set by the embedded core. Most of the bytes are set to zero. At the receive side, all of the TOH bytes except those set to a non-zero value can be ignored.
• Optional A1/A2 corruption, B1 byte corruption, and K2 byte corruption for system debug purposes.
• Built-in boundary scan (IEEE 1149.1 and 1149.2 JTAG), including the SERDES interface.
• FIFOs align incoming data across all eight channels (ORSO82G5 only), groups of four channels, or groups of two channels. Optional ability to bypass alignment FIFOs for asynchronous operation between channels is also provided. (Each channel includes its own recovered clock and frame pulse)

FAQ

  • Q: Does the price of ORSO42G5-2BMN484C devices fluctuate frequently?
  • The FPGAkey search engine monitors the ORSO42G5-2BMN484C inventory quantity and price of global electronic component suppliers in real time, and regularly records historical price data. You can view the historical price trends of electronic components to provide a basis for your purchasing decisions.
  • Q: Do I have to sign up on the website to make an inquiry for ORSO42G5-2BMN484C?
  • No, only submit the quantity, email address and other contact information required for the inquiry of ORSO42G5-2BMN484C, but you need to sign up for the post comments and resource downloads.
  • Q: How can I obtain software development tools related to the Lattice FPGA platform?
  • Lattice's development environment uses Diamone. These recommendations are all reference opinions. The specific choice depends on personal habits and functional requirements to specifically select a more suitable match. You can search and download through the FPGA resource channel.
  • Q: Where can I purchase Lattice ORSO42G5 Development Boards, Evaluation Boards, or FPGA ORCA Series 4 Starter Kit? also provide technical information?
  • FPGAkey does not provide development board purchase services for the time being, but customers often consult about ZedBoard, Basys 3 board, TinyFPGA BX, Nexys4-DDR, Terasic DE10-Nano, Digilent Arty S7, etc. If you need relevant technical information, you can submit feedback information, our technicians will contact you soon.
  • Q: How to obtain ORSO42G5-2BMN484C technical support documents?
  • Enter the "ORSO42G5-2BMN484C" keyword in the search box of the website, or find these through the Download Channel or FPGA Forum .
  • Q: What should I do if I did not receive the technical support for ORSO42G52BMN484C in time?
  • Depending on the time difference between your location and our location, it may take several hours for us to reply, please be patient, our FPGA technical engineer will help you with the ORSO42G5-2BMN484C pinout information, replacement, datasheet in pdf, programming tools, starter kit, etc.

Application Field

  • AI

    Artificial Intelligence

  • 5G Technology

    5G Technology

  • Cloud Computing

    Cloud Computing

  • Consumer Electronics

    Consumer Electronics

  • Wireless

    Wireless Technology

  • Industrial Control

    Industrial Control

  • Internet of Things

    Internet of Things

  • Medical Equipment

    Medical Equipment

ORSO42G5-2BMN484C Specifications

Specification Value
Operating Supply Voltage 1.5 V
Maximum Operating Temperature + 70 C
Mounting Style SMD/SMT
Package / Case PBGAM-484
Minimum Operating Temperature 0 C
Packaging Tray
Factory Pack Quantity 300

Technical Documents

  • ORSO42G5 FPGA ORCA Series 4 Family Data sheet Download>>

Circuit Diagram

ORSO42G5
ORSO42G5

ORSO42G5-2BMN484C PDF Preview

ORSO42G5-2BMN484C Tags

  • Lattice ORSO42G5
  • ORSO42G5 development board
  • FPGA ORCA Series 4 evaluation kit
  • Lattice FPGA ORCA Series 4 development board
  • FPGA ORCA Series 4 starter kit
  • FPGA ORCA Series 4 ORSO42G5
  • ORSO42G5 reference design
  • ORSO42G5 evaluation board
  • ORSO42G5-2BMN484C Datasheet PDF

Other Authorized Distributors (Fpgakey will provide Competitive price from all franchised resource.)

  • DISTRIBUTOR
  • PART NUMBER
  • MANUFACTURER
  • DESCRIPTION
  • STOCK
  • PRICE
  • BUY
  • arrow
  • ORSO42G5-1BM484C
  • Lattice Semiconductor
  • 847
  • 1+ $4.4931
    25+ $4.0496
    100+ $2.3107
    500+ $2.0306

  • mouser
  • ORSO42G5-EV
  • Lattice
  • Programmable Logic IC Development Tools Eval Brd ORSO42G5
  • 0
  • 1+ $6585.2

  • verical
  • ORSO42G5-1BM484C
  • LATTICE
  • FPGA ORCA Series 4 Family 643K Gates 10368 Cells 0.16um Technology 3.3V 484-Pin FBGA
  • 0
  • 5+ $3.8500
    25+ $3.4700
    100+ $1.9800
    500+ $1.7400

Need Help?

Support

If you have any questions about the product and related issues, Please contact us.