$1.24 - $188 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
Contact NowFPGAKey Technical Documents
Download DatasheetThe MACH 5 family consists of a broad range of high-density and high-I/O Complex Programmable Logic Devices (CPLDs). The fifth-generation MACH architecture yields fast speeds at high CPLD densities, low power, and supports additional features such as in-system programmability, Boundary Scan testability, and advanced clocking options . The MACH 5 family offers 5-V (M5-xxx) and 3.3-V (M5LV-xxx) operation.
Manufactured in state-of-the-art ISO 9000 qualified fabrication facilities on E2CMOS process technologies, MACH 5 devices are available with pin-to-pin delays as fast as 5.5 ns . The 5.5, 6.5, 7.5, 10, and 12-ns devices are compliant with the PCI Local Bus Specification.
With Lattice’s unique hierarchical architecture, the MACH 5 family provides densities up to 512 macrocells to support full system logic integration. Extensive routing resources ensure pinout retention as well as high utilization. It is ideal for PAL block device integration and a wide range of other applications including high-speed computing, low-power applications, communications, and embedded control. At each macrocell density point, Lattice offers several I/O and package options to meet a wide range of design needs.
Advanced power management options allow designers to incrementally reduce power while maintaining the level of performance needed for today’s complex designs. I/O safety features allow for mixed-voltage design, and both the 3.3-V and the 5-V device versions are in-system programmable through an IEEE 1149.1 Test Access Port (TAP) interface.
The Lattice Programmable Logic ICs series M5-128/120-10YC is CPLD - Complex Programmable Logic Devices Use ispMACH 4000V or M4A5, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at FPGAkey.com, and you can also search for other FPGAs products.◆ High logic densities and I/Os for increased logic integration
— 128 to 512 macrocell densities
— 68 to 256 I/Os
◆ Wide selection of density and I/O combinations to support most application needs
— 6 macrocell density options
— 7 I/O options
— Up to 4 I/O options per macrocell density
— Up to 5 density & I/O options for each package
◆ Performance features to fit system needs
— 5.5 ns tPD Commercial, 7.5 ns tPD Industrial
— 182 MHz fCNT
— Four programmable power/speed settings per block
◆ Flexible architecture facilitates logic design
— Multiple levels of switch matrices allow for performance-based routing
— 100% routability and pin-out retention
— Synchronous and asynchronous clocking, including dual-edge clocking
— Asynchronous product- or sum-term set or reset
— 16 to 64 output enables
— Functions of up to 32 product terms
◆ Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— IEEE 1149.1 compliant for boundary scan testing
— 3.3-V & 5-V in-system programmable via IEEE 1149.1 Boundary Scan Test Access Port
— PCI compliant (-5/-6/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system design
— Bus-Friendly Inputs & I/Os
— Individual output slew rate control
— Hot socketing
— Programmable security bit
◆ Advanced E2CMOS process provides high performance, cost effective solutions
◆ Supported by ispDesignEXPERT software for rapid logic development
— Supports HDL design methodologies with results optimized for MACH 5 devices
— Flexibility to adapt to user requirements
— Software partnerships that ensure customer success
◆ Lattice and Third-party hardware programming support
— LatticePRO software for in-system programmability support on PCs and Automated Test Equipment
— Programming support on all major programmers including Data I/O, BP Microsystems, Advin, and System General
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
Specification | Value |
---|---|
Memory Type | EEPROM |
Number of Macrocells | 128 |
Maximum Operating Frequency | 100 MHz, 125 MHz |
Delay Time | 10 ns |
Number of Programmable I/Os | 120 |
Operating Supply Voltage | 4.75 V to 5.25 V |
Maximum Operating Temperature | + 70 C |
Minimum Operating Temperature | 0 C |
Package / Case | PQFP-160 |
Mounting Style | SMD/SMT |
Number of Product Terms per Macro | 32 |
Packaging | Tube |
Factory Pack Quantity | 24 |
Supply Voltage - Max | 5.25 V |
Supply Voltage - Min | 4.75 V |
1+ $4.2597
25+ $2.6959
100+ $2.0306
500+ $1.6222
1+ $188.1037
10+ $153.8977
50+ $112.8644
100+ $84.6455
1+ $23.9827
10+ $23.6676
50+ $23.3525
100+ $22.769
500+ $22.2088
1000+ $21.9287
2500+ $21.672
1+ $21.18
5+ $3.6500
25+ $2.3100
100+ $1.7400
500+ $1.3900
1000+ $1.2400
1+ $161.1800
10+ $131.8700
50+ $96.7100
100+ $72.5300
5+ $19.6300
1+ $20.5500
10+ $20.2800
50+ $20.0100
100+ $19.5100
500+ $19.0300
1000+ $18.7900
2500+ $18.5700
1+ $3.6401
Support