$1.815 - $40 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
Contact NowFPGAKey Technical Documents
Download DatasheetThe LatticeXP family of FPGA devices combine logic gates, embedded memory and high performance I/Os in a single architecture that is both non-volatile and infinitely reconfigurable to support cost-effective system designs.
The re-programmable non-volatile technology used in the LatticeXP family is the next generation ispXP technology. With this technology, expensive external configuration memories are not required and designs are secured from unauthorized read-back. In addition, instant-on capability allows for easy interfacing in many applications.
The ispLEVER design tool from Lattice allows large complex designs to be efficiently implemented using the LatticeXP family of FPGA devices. Synthesis library support for LatticeXP is available for popular logic synthesis tools. The ispLEVER tool uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeXP device. The ispLEVER tool extracts the timing from the routing and backannotates it into the design for timing verification.
Lattice provides many pre-designed IP (Intellectual Property) ispLeverCORE modules for the LatticeXP family. By using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.
■ Non-volatile, Infinitely Reconfigurable
• Instant-on
– powers up in microseconds
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
• SRAM and non-volatile memory programmable through system configuration and JTAG ports
■ Sleep Mode
• Allows up to 1000x static current reduction
■ TransFR Reconfiguration (TFR)
• In-field logic update while system operates
■ Extensive Density and Package Options
• 3.1K to 19.7K LUT4s
• 62 to 340 I/Os
• Density migration supported
■ Embedded and Distributed Memory
• 54 Kbits to 396 Kbits sysMEM Embedded Block RAM
• Up to 79 Kbits distributed RAM
• Flexible memory resources: − Distributed and block memory
■ Flexible I/O Buffer
• Programmable sysIO buffer supports wide range of interfaces:
− LVCMOS 3.3/2.5/1.8/1.5/1.2
− LVTTL
– SSTL 18 Class I
− SSTL 3/2 Class I, II
– HSTL15 Class I, III
− HSTL 18 Class I, II, III
− PCI
− LVDS, Bus-LVDS, LVPECL, RSDS
■ Dedicated DDR Memory Support
• Implements interface up to DDR333 (166MHz)
■ sysCLOCK PLLs
• Up to 4 analog PLLs per device
• Clock multiply, divide and phase shifting
■ System Level Support
• IEEE Standard 1149.1 Boundary Scan, plus ispTRACY internal logic analyzer capability
• Onboard oscillator for configuration
• Devices operate with 3.3V, 2.5V, 1.8V or 1.2V power supply
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
FPGA - Field Programmable Gate Array (elektriskt programmerbar grindmatris) 3.1K LUTs 62 IO 1.8/ 2.5/3.3V -3 Spd I
FPGA LatticeXP Family 3000 Cells 320MHz 130nm Technology 1.8V/2.5V/3.3V 100Pin TQFP Tray
FPGA LatticeXP Family 3000 Cells 320MHz 130nm Technology 1.8V/2.5V/3.3V 144Pin TQFP Tray
FPGA - Field Programmable Gate Array (elektriskt programmerbar grindmatris) 3.1K LUTs 100 I/O 1.8/2.5/3.3V IND
1+ $5.6332
25+ $5.071
100+ $2.9044
500+ $2.5414
1000+ $2.0378
2500+ $1.9558
5000+ $1.8854
10000+ $1.8153
1+ $35.1746
25+ $24.0644
100+ $19.0577
500+ $13.0709
1000+ $12.0322
2500+ $11.437
5000+ $11.2969
10000+ $11.1569
25000+ $11.0169
1+ $40.473
25+ $34.9529
100+ $20.2365
500+ $19.2328
1000+ $18.9878
2500+ $18.7659
5000+ $18.5326
1+ $19.1511
25+ $12.1255
100+ $9.1029
500+ $7.2823
1000+ $6.5004
1+ $11.18
1+ $12.62
1+ $11.18
1+ $12.62
1+ $9.62
1+ $11.06
1+ $10.43
491+ $4.8100
2+ $30.1400
25+ $20.6200
100+ $16.3300
500+ $11.2000
1000+ $10.3100
2500+ $9.8000
5000+ $9.6800
10000+ $9.5600
25000+ $9.4400
10+ $34.6800
2+ $16.4100
Support