$1.050 - $12.868 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
Contact NowFPGAKey Technical Documents
Download DatasheetThe GAL16V8, at 3.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.
The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL16V8D-15LPN are the PAL architectures listed in the table of the macrocell description section. GAL16V8D-15LPN devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.
Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.
The Lattice SPLD - Simple Programmable Logic Devices series GAL16V8D-15LPN is SPLD - Simple Programmable Logic Devices 16 Input 8 Output 5V Low Power 15ns, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at FPGAkey.com, and you can also search for other FPGAs products.• HIGH PERFORMANCE E2CMOS TECHNOLOGY
— 3.5 ns Maximum Propagation Delay
— Fmax = 250 MHz
— 3.0 ns Maximum from Clock Input to Data Output
— UltraMOS Advanced CMOS Technology
• 50% to 75% REDUCTION IN POWER FROM BIPOLAR
— 75mA Typ Icc on Low Power Device
— 45mA Typ Icc on Quarter Power Device
• ACTIVE PULL-UPS ON ALL PINS
• E2 CELL TECHNOLOGY
— Reconfigurable Logic
— Reprogrammable Cells
— 100% Tested/100% Yields
— High Speed Electrical Erasure (<100ms)
— 20 Year Data Retention
• EIGHT OUTPUT LOGIC MACROCELLS
— Maximum Flexibility for Complex Logic Designs
— Programmable Output Polarity
— Also Emulates 20-pin PAL Devices with Full Function/Fuse Map/Parametric Compatibility
• PRELOAD AND POWER-ON RESET OF ALL REGISTERS
— 100% Functional Testability
— DMA Control
— State Machine Control
— High Speed Graphics Processing
— Standard Logic Speed Upgrade
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
Specification | Value |
---|---|
Logic Family | GAL |
Number of Macrocells | 8 |
Maximum Operating Frequency | 62.5 MHz |
Delay Time | 15 ns |
Operating Supply Voltage | 4.75 V to 5.25 V |
Supply Current | 90 mA |
Maximum Operating Temperature | + 75 C |
Minimum Operating Temperature | 0 C |
Mounting Style | Through Hole |
Package / Case | PDIP-20 |
Number of Product Terms per Macro | 8 |
Operating Temperature | 0 C to + 75 C |
Packaging | Tube |
Factory Pack Quantity | 360 |
Supply Voltage - Max | 5.25 V |
Supply Voltage - Min | 4.75 V |
SPLD GAL Family 8 Macro Cells 62.5MHz 5V 20-Pin PDIP
SPLD GAL Family 8 Macro Cells 62.5MHz 5V 20-Pin PDIP
SPLD GAL Family 8 Macro Cells 62.5MHz 5V 20-Pin PDIP
GAL16V8D-15LPNI/GAL16V8D-15LPN
Lattice Memory chips
1+ $1.05
1+ $1.32
Support