$4703.506 - $8825 | 1 Pieces(Min. Order)
For product pricing customization or other inquiries
FPGAKey Technical Documents
Download DatasheetThe Stratix II EP2S130GF1508C3N FPGA family is based on a 1.2-V, 90-nm, all-layer copper SRAM process and features a new logic structure that maximizes performance, and enables device densities approaching 180,000 equivalent logic elements (LEs). Stratix II devices offer up to 9 Mbits of on-chip, TriMatrix memory for demanding, memory intensive applications and has up to 96 DSP blocks with up to 384 (18-bit × 18-bit) multipliers for efficient implementation of high performance filters and other DSP functions. Various high-speed external memory interfaces are supported, including double data rate (DDR) SDRAM and DDR2 SDRAM, RLDRAM II, quad data rate (QDR) II SRAM, and single data rate (SDR) SDRAM. Stratix II EP2S130GF1508C3N devices support various I/O standards along with support for 1-gigabit per second (Gbps) source synchronous signaling with DPA circuitry. Stratix II devices offer a complete clock management solution with internal clock frequency of up to 550 MHz and up to 12 phase-locked loops (PLLs). Stratix II EP2S130GF1508C3N devices are also the industry’s first FPGAs with the ability to decrypt a configuration bitstream using the Advanced Encryption Standard (AES) algorithm to protect designs.
The Stratix II family offers the following features:
■ New and innovative adaptive logic module (ALM), the basic building block of the Stratix II architecture, maximizes performance and resource usage efficiency
■ Up to 9,383,040 RAM bits (1,172,880 bytes) available without reducing logic resources
■ TriMatrixmemory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO) buffers
■ High-speed DSP blocks provide dedicated implementation of multipliers (at up to 450 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters
■ Up to 16 global clocks with 24 clocking resources per device region
■ Clock control blocks support dynamic clock network enable/disable, which allows clock networks to power down to reduce power consumption in user mode
■ Up to 12 PLLs (four enhanced PLLs and eight fast PLLs) per device provide spread spectrum, programmable bandwidth, clock switchover, real-time PLL reconfiguration, and advanced multiplication and phase shifting
Artificial Intelligence
5G Technology
Cloud Computing
Consumer Electronics
Wireless Technology
Industrial Control
Internet of Things
Medical Equipment
Specification | Value |
---|---|
Series | Stratix II |
Number of Logic Blocks | 6627 |
Number of I/Os | 742 |
Operating Supply Voltage | 1.2 V to 3.3 V |
Maximum Operating Temperature | + 70 C |
Mounting Style | SMD/SMT |
Package / Case | FBGA-1020 |
Distributed RAM | 6.7 Mbit |
Minimum Operating Temperature | 0 C |
Operating Supply Current | 0.82 A |
Packaging | Tray |
1+ $8278.1700
1+ $7525.6092
1+ $7242.1238
1+ $6583.7850
1+ $5173.8563
1+ $4703.5058
1+ $8278.1700
1+ $7525.6092
1+ $8824.6562
1+ $8022.4148
1+ $7716.5162
1+ $7015.0148
4+ $6,089.6985
1+ $6,511.7714
3000+ $6,446.6584
6000+ $6,382.1894
9000+ $6,318.3644
4+ $5,905.1579
Support